Kommu Chaitanya

Kommu Chaitanya

Assistant Professor, Electrical electronics and communication engineering, GST, VSP

Education
Ph. D.
Email ID
ckommu@gitam.edu
Education
Ph. D.

Education

Degree NameInstitute & College nameYear of Graduation/Award
Doctor of philosophyInstrumentation Technology2022
Master of TechnologyNIT ALLAHABAD2009
Bachelor of EngineeringGITAM COLLEGE OF ENGINEERING2006

Experience

DesignationOrganizationFrom DateTo Date
ASSISTANT PROFESSORMVGR COLLEGE OF ENGINEERING10-06-200921-06-2010

TheDesignOfHighPerformanceThreeInputXorGateBasedOnCompoundGateMethodologyInternational Journal of Scientific & Technology Research , Scopus, MAR-Select, 9, 5376-5380

The Design of LowPower HighSpeed TwoLevel Three input XOR gateInternational Journal of Innovative Technology and Exploring Engineering (IJITEE), Google scholar, MAR-2020, 9, 1813-1818

The Mixed logic style based low power combinational circuits for ASIC design at 32nm Technology.CEJ JOURNAL, Google scholar, OCT-2019, VOLUME 10, 388-397

The Design of Static CMOS Memory Element using MixedLogic Style at 32nm TechnologyJournal of Information and Computational Science, Google scholar, SEP-2019, 9, 17-27

Design and Implementation of HighSpeed Low Power Compressors as standard cells for ASICsJETIR, Google scholar, -2019, 6, 17-24

The Mixed Logic Style based Low Power 2x1multiplexer for SOI designs at 32nm Technology IJRAR, Google scholar, -2019, Volume 6, 575-580

The Mixed Logic Style based Low Power and HighSpeed Onebit Binary adder for SOI Designs AT 32NM TechnologyInternational Journal of Recent Technology and Engineering, Scopus, NOV-2019, 8, 361-366

The Mixed Logic Style based Low Power andHigh Speed 32 Compressor for ASIC designs at32nm TechnologyInternational Journal of Engineering and Advanced Technology (IJEAT), Scopus, OCT-2019, 9, 43-49

A Novel Approach for High speed and Low power 4 bit Multiplier IOSR, EBSCO Host, -2012, 1, 1-4

FTL based Carry Look Ahead Adder Design using Floating GatesIJCA, EBSCO Host, -2011, 17, 1-5

Title of the bookBook / ChapterName of the publisherSubject areaEditionPage numbersISBNPublished year
Lecture Notes in Electrical EngineeringChaptersSpringer, SingaporeMicro Electronics volume 434191-200187611192018
ERCICAChaptersSpringer, New DelhiComputingVolume 141-529788132225502015
Seminar nameOrganized byVenueStart dateEnd dateTitle of the paper presentedRoleCo presenter
Seminar nameOrganized byVenueStart dateEnd dateTitle of the paper presentedRoleCo presenter
InternationalIEEE FRANCIS XAVIERTAMILNADU13-Dec-201814-Dec-2018HIGH PERFORMANCE 3 2 COMPRESSOR FOR HIGH SPEED ARCHITECTURES MULTIPLIERSParticipated
InternationalSPRINGER ASIC SERIESVIETNAM29-Nov-201830-Nov-2018Implementation of Array Logic Functions using Mixed Logic Design Methodology for Low Power High Speed applicationsParticipated
InternationalSPRINGERRAGHU ENGINEERING COLLEGE VIZAG06-Jun-201707-Jun-2017MODIFIED LOW POWER HYBRID 1BIT FULLADDERParticipated
InternationalSPRINGERBANGALORE31-Jul-201501-Aug-2015NOVEL ASYNCHRONOUS ADDITION ARCHITECTURE FOR PORTABLE APPLICATIONSParticipated
InternationalELSEVIERBANGALORE01-Aug-201402-Aug-2014DESIGN AND IMPLEMENTATION OF HIGH SPEED AND LOW POWER COUNTERParticipated
InternationalIACSITSingapore01-Jun-201102-Jun-2011FTL Based Carry Look ahead Adder Design Using Floating GatesParticipated
InternationalVIT VELLOREVIT VELLORE08-Oct-200909-Oct-2009A NOVEL HIGH SPEED MULTIPLEXER BASED FULL ADDERParticipatedDr. Amit Dhavan
InternationalVIT VELLOREVIT VELLORE08-Oct-200909-Oct-2009A NOVEL HIGH SPEED MULTIPLEXER BASED FULL ADDERParticipated
TitleTypeOrganized byVenueStart dateEnd dateRole
Research Topics in VLSI and Industry TrendsFaculty development programGMRITrajam29-May-202031-May-2020Participated
SMART SYSTEMSQuality improvement programANDHRA UNIVERSITYANDHRA UNIVERSITY21-Mar-201923-Mar-2019Participated
MEMS DESIGN AND INTELLSUITEQuality improvement programGITAM GIT EIEGITAM UNIVERSITY09-Nov-201810-Nov-2018Participated
VLSI AND FPGA SIGNAL PROCESSINGFaculty development programNIT WARANGALGITAM UNIVERSITY02-May-201807-May-2018Participated
ANALOG AND DIGITAL COMMUNICATIONSFaculty development programGIT HYDGITAM UNIVERSITY15-May-201724-May-2017Participated
DSP AND APPLICATIONSFaculty development programNIT WARANGALGITAM UNIVERSITY09-Nov-201618-Nov-2016Participated
ADVANCED COMMUTING USING MATLABQuality improvement programGITAM GITGITAM25-Feb-201527-Feb-2015Participated
OPTICAL FIBER COMMUNICATIONS AND PHOTONICSQuality improvement programGITAMGITAM UNIVERSITY22-Feb-201422-Feb-2014Participated
TitleTypeOrganized byVenueStart dateEnd dateRole
Design, Implementation and Verification in VLSIQuality improvement programCoreELOnline27-Apr-202001-May-2020Participated
NPTELFaculty development programIIT ROORKEEVISAKHAPATNAM01-Feb-201920-Apr-2019Participated
Nanofabrication TechnologiesFaculty development programIISc BangaloreIISc Bangalore10-Sep-201812-Sep-2018Participated
NANO SENSOR DESIGN PRINCIPLES AND APPLICATIONSQuality improvement programIIT HYDERABADIIT HYDERABAD03-Dec-201607-Dec-2016Participated
MODELING SIMULATION AND CHARACTERIZATION OF NANO TRANSISTORSFaculty development programELECTRICAL DEPARTMENT IIT KANPURIIT KANPUR26-Oct-201530-Oct-2015Participated
APPLICATIONS OF NANO TECHNOLOGYQuality improvement programGIT AND UNIVERSITY OF TEXASGITAM UNIVERSITY06-Aug-201413-Aug-2014Participated
LOW POWER PHYSICAL DESIGN AND SIGNOFFQuality improvement programIEEE PRIME ASIAGITAM UNIVERSITY19-Dec-201319-Dec-2013Participated
MISSION 10X Dale Carnegie TrainingQuality improvement programWIPROMVGR COLLEGE VIZAYANAGARAM07-Jun-201008-Jun-2010Participated